# EEE205 – Digital Electronics (II) Lecture 5

Xiaoyang Chen, Jiangmin Gu, and Ming Xu
Dept of Electrical & Electronic Engineering
XJTLU

#### In This Session

- Representing Data in AHDL
- Operators
- Truth Tables Using AHDL
- Decision Control Structures in AHDL

#### **Identifiers**

- Composed of legal characters
  - Letters (a-z, A-Z)
  - − Digits (0−9)
  - Slash (/)
  - Underscore (\_)
- Can begin with a digit
- Must not be a reserved word
- Identifiers and keywords are case-insensitive.

## Representing Data in AHDL

 Binary, hexadecimal, and decimal values are represented in AHDL as shown, with a prefix to indicate the number system.

| Number System | AHDL   | Decimal Equivalent |
|---------------|--------|--------------------|
| Binary        | B"101" | 5                  |
| Hexadecimal   | H"101" | 257                |
| Decimal       | 101    | 101                |

Constants: VCC and GND

## Representing Data in AHDL

**Bit Arrays** or **Bit Vectors** are used to describe a port or a node with more than one data bit.

#### **Declaration**

- Syntax a name is followed by the index range.
- Example:

```
p1 [7..0] :INPUT; -- DEFINE AN 8-BIT INPUT PORT
```

 Individual bits can be accessed by specifying the bits, e.g. p1[5].

## Representing Data in AHDL

#### **Bit Array Assignment**

 To assign the 8-bit port p1 to a node named temp:

```
VARIABLE temp[7..0]:NODE;
BEGIN
     temp[]=p1[];
END
```

- The empty braces mean that all bits in the array are being connected.
- Individual bits could also be connected, e.g. temp[0]=p1[0];

# Operators

# **Boolean Operators**

| Operator | Alternate | Description                       |
|----------|-----------|-----------------------------------|
| !        | NOT       | Inverter                          |
| &        | AND       | AND                               |
| ! &      | NAND      | AND with Inverted Output          |
| #        | OR        | OR                                |
| !#       | NOR       | OR with Inverted Output           |
| \$       | XOR       | Exclusive OR                      |
| !\$      | XNOR      | Exclusive OR with Inverted Output |

# **Arithmetic Operators**

| Operator  | Description                           |
|-----------|---------------------------------------|
| – (unary) | Two's Complement Negation             |
| +         | Unsigned/Two's Complement Addition    |
| -         | Unsigned/Two's Complement Subtraction |

# Operators

# **Comparison Operators**

| Operator | Туре       | Description              |
|----------|------------|--------------------------|
| ==       | Logical    | Equal to                 |
| ! =      | Logical    | Not equal to             |
| <        | Arithmetic | Less than                |
| <=       | Arithmetic | Less than or equal to    |
| >        | Arithmetic | Greater than             |
| >=       | Arithmetic | Greater than or equal to |

### **Operators**

#### **The Concatenation Operator**

 Combine nodes (and other groups) into a group by placing the node/group names in parentheses

$$g[3..0] = (a, b, c, d);$$
  
(a, b, c, d) =  $g[3..0];$ 

Can also be used to assign multiple ports in a single statement

$$(a, b) = B"10";$$

# Truth Tables Using AHDL

- Circuits can be designed directly from truth tables in AHDL.
- The key point is to use the TABLE keyword.

| а | b | С | У |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

# Truth Tables Using AHDL

```
SUBDESIGN example
    a,b,c :INPUT; --define inputs to block
    y :OUTPUT; --define block output
BEGIN
    TABLE
         (a,b,c) => y; --column headings
        (0,0,0) => 0;
        (0,0,1) => 0;
        (0,1,0) => 0;
        (0,1,1) => 1;
        (1,0,0) => 0;
        (1,0,1) => 1;
        (1,1,0) => 1;
        (1,1,1) => 1;
    END TABLE;
END;
```

# Truth Tables Using AHDL

```
SUBDESIGN another example
    a,b,c :INPUT; --define inputs to block
    y :OUTPUT; --define block output
VARIABLE in bits[2..0] :NODE;
BEGIN
    in bits[] = (a,b,c); --concatenating
    TABLE
        in_bits[] => y; --column headings
        b"000" => 0;
        b''001'' => 0;
        b"010" => 0;
        b'''011''' => 1;
        b''100'' => 0;
        b"101" => 1;
        b"110" => 1;
        b"111" => 1;
    END TABLE;
END;
```

- IF/THEN/ELSE statements provide a framework for making logical decisions in a system.
  - IF/THEN is used when there is a choice between doing something and doing nothing.
  - IF/THEN/ELSE is used when there is a choice between two possible actions.

13



• The IF/THEN/ELSE in AHDL:

```
SUBDESIGN FIG4 54
   digital value[3..0] :INPUT; -- define inputs to block
                        :OUTPUT; -- define block output
BEGIN
   IF digital_value[] > 6 THEN
         z = VCC;
                                 -- output a 1
   ELSE z = GND;
                                 -- output a 0
   END IF;
END;
```

 The CASE construct determines the value of an expression and then goes through a list of values (cases) to determine what action to take, e.g. to implement truth table:

| p | q | r | S |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

The CASE construct in AHDL:

```
SUBDESIGN fig4 60
  p, q, r :INPUT; -- define inputs to block
               :OUTPUT; -- define outputs
VARIABLE
 status[2..0] :NODE;
BEGIN
  status[] = (p, q, r); -- link input bits in order
  CASE status[] IS
     WHEN b"100" => s = GND;
     WHEN b"101" => s = GND;
     WHEN b"110" => s = GND;
     WHEN OTHERS => s = VCC;
  END CASE;
END;
```

# EEE205 – Digital Electronics (II) Lecture 6

Xiaoyang Chen, Jiangmin Gu, and Ming Xu
Dept of Electrical & Electronic Engineering
XJTLU

#### In This Session

#### Combinational Logic in AHDL

- AHDL Decoders and Encoders
- AHDL MUX and DEMUX
- AHDL Comparators

#### **AHDL Decoders**

74LS138 — a 3-to-8 decoder or a 1-in-8 decoder:

- The outputs are active-LOW.
- The decoder responds to the input code only when  $\overline{E}_1 = \overline{E}_2 = 0$  and  $\overline{E}_3 = 1$ .



| Ē, | Ē <sub>2</sub> | E <sub>3</sub> | Outputs                                                            |
|----|----------------|----------------|--------------------------------------------------------------------|
| 0  | 0              | 1              | Respond to input code A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> |
| 1  | X              | x              | Disabled - all HIGH                                                |
| X  | 1              | x              | Disabled – all HIGH                                                |
| X  | ×              | 0              | Disabled – all HIGH                                                |

```
SUBDESIGN fig9 52
1
         a[2..0]
                                 :INPUT; -- binary inputs
         e3, e2bar, e1bar
4
                               :INPUT; -- enable inputs
         y7,y6,y5,y4,y3,y2,y1,y0 :OUTPUT; -- decoded outputs
5
 6
     VARIABLE
8
         enable
                                 : NODE:
9
     BEGIN
10
         DEFAULTS
11
          y7=VCC; y6=VCC; y5=VCC; y4=VCC;
           y3=VCC;y2=VCC;y1=VCC;y0=VCC; -- defaults all HIGH out
12
13
         END DEFAULTS;
14
         enable = e3 & !e2bar & !e1bar; -- all enables activated
15
         IF enable THEN
16
            CASE a[] IS
17
               WHEN 0 = > v0 = GND;
18
              WHEN 1 \Rightarrow y1 = GND;
19
              WHEN 2 \Rightarrow y2 = GND;
20
              WHEN 3 \Rightarrow y3 = GND;
21
              WHEN 4
                        => y4 = GND;
              WHEN 5 => v5 = GND;
22
23
              WHEN 6 => y6 = GND;
24
               WHEN 7 => y7 = GND;
25
            END CASE;
26
         END IF:
27
     END:
```

#### **AHDL Decoders**

- The **DEFAULTS** keyword is to establish a value for variable that are not specified elsewhere in the code.
- This allows each case to force one bit LOW without stating that the others must go HIGH.

#### **AHDL Encoders**

- When one of the inputs is activated, it produces a binary number corresponding to that input.
- When more than one of its inputs is activated, it ignores the input of lower significance (Priority Encoder).



```
SUBDESIGN fig9_58
1
2
3
        a[9..0], oe
                         : INPUT;
4
        d[3..0]
                          :OUTPUT;
5
6
     VARIABLE buffer[3..0] :TRI;
     BEGIN
8
        TABLE
9
                 => buffer[].in;
           a[]
10
          B"111111111" => B"1111"; -- no input active
11
          B"1111111110" => B"0000"; -- 0
12
          B"111111110X" => B"0001"; -- 1
13
          B"111111110XX" => B"0010";
14
          B"1111110XXX" => B"0011";
                                    -- 3
15
          B"111110XXXX" => B"0100"; -- 4
16
          B"11110XXXXXX" => B"0101";
17
          B"1110XXXXXX" => B"0110"; -- 6
18
          B"110XXXXXXX" => B"0111"; -- 7
19
          B"10XXXXXXXX" => B"1000";
20
          B"0XXXXXXXXX" => B"1001";
                                     -- 9
21
        END TABLE;
22
        buffer[].oe = oe; -- hook up enable line
23
        d[] = buffer[].out; -- hook up outputs
24
     END:
```

#### **AHDL Encoders**

 AHDL has a library **primitive** called **TRI** for tristate buffers.

```
VARIABLE buffer[3..0] :TRI;
```

- A primitive can be imagined as a component in a store and is similar to a structure in C.
- This makes the implementation easier just to connect the primitive's ports to the appropriate signals.

```
buffer[].in = B"0000";
buffer[].oe = oe;
d[] = buffer[].out;
```

#### **AHDL Encoders**

 The AHDL encoder can also be implemented using IF/ELSIF, which choose one of many possible outcomes.



```
1
      SUBDESIGN fig9 59
 2
 3
        sw[9..0], oe :INPUT;
 4
        d[3..0] :OUTPUT;
 5
 6
     VARIABLE
 7
        buffers[3..0]
                      :TRI:
 8
     BEGIN
 9
                      THEN buffers[].in = 9;
        IF
             !sw[9]
10
                       THEN buffers[].in = 8;
        ELSIF !sw[8]
11
                       THEN buffers[].in = 7;
        ELSIF !sw[7]
12
                      THEN buffers[].in = 6;
        ELSIF !sw[6]
13
        ELSIF !sw[5]
                       THEN
                             buffers[].in = 5;
14
                       THEN buffers[].in = 4;
        ELSIF !sw[4]
15
                      THEN buffers[].in = 3;
        ELSIF !sw[3]
16
                             buffers[].in = 2;
        ELSIF !sw[2]
                       THEN
17
        ELSIF !sw[1] THEN buffers[].in = 1;
18
        ELSE
                             buffers[].in = 0;
19
        END IF;
20
        buffers[].oe = oe & sw[]!=b"1111111111"; -- enable on any input
21
        d[] = buffers[].out;
                                                 -- connect to outputs
22
     END:
```

#### AHDL MUX and DEMUX

- A multiplexer selects and connects one of the inputs to the output.
- A demultiplexer distributes an input to one of its outputs.



#### AHDL MUX and DEMUX

```
1
      SUBDESIGN fig9_62
 3
         ch0[3..0], ch1[3..0], ch2[3..0], ch3[3..0]:INPUT;
         s[1..0]
                                                   :INPUT; -- select inputs
                                                   :OUTPUT;
 5
        dout[3..0]
 6
     BEGIN
 8
         CASE S[] IS
 9
              WHEN 0 => dout[] = ch0[];
10
               WHEN 1 => dout[] = ch1[];
11
               WHEN 2 => dout[] = ch2[];
              WHEN 3 => dout[] = ch3[];
12
13
          END CASE;
14
      END;
```

#### AHDL MUX and DEMUX

```
1
      SUBDESIGN fig9_63
 2
 3
         ch0[3..0], ch1[3..0], ch2[3..0], ch3[3..0]
                                                        :OUTPUT;
 4
         s[1..0]
                                                        : INPUT;
 5
         din[3..0]
                                                        : INPUT;
 6
 7
      BEGIN
 8
         DEFAULTS
 9
            ch0[] = B"1111";
10
            ch1[] = B"1111";
11
            ch2[] = B"1111";
            ch3[] = B"1111";
12
13
         END DEFAULTS;
14
15
         CASE S[] IS
16
               WHEN 0 => ch0[] = din[];
17
               WHEN 1 => ch1[] = din[];
18
               WHEN 2 \Rightarrow ch2[] = din[];
19
               WHEN 3 \Rightarrow ch3[] = din[];
20
          END CASE;
21
      END;
```

## **AHDL Comparators**



If we need to compare bigger values, we can simply adjust the size of the input ports.

```
SUBDESIGN fig9 66
 1
 2
 3
        a[3..0], b[3..0] :INPUT;
 4
        agtb, altb, aegb :OUTPUT;
 5
 6
     BEGIN
 7
              a[] > b[] THEN
        IF
8
                 agtb = VCC; altb = GND; aegb = GND;
 9
        ELSIF a[] < b[] THEN
10
                 agtb = GND; altb = VCC; aegb = GND;
                agtb = GND ; altb = GND ; aeqb = VCC;
11
        ELSE
12
        END IF;
13
     END;
```